Inteum Company
Links
Visible Legacy
RSS
News & Resources
Inteum Company News
Inteum Library
Subscribe
Search Results - programming
1
Results
Sort By:
Published Date
Updated Date
Title
ID
Descending
Ascending
Multi-Level Scheduling and Partitioning of Reconfigurable Processor Arrays (Case No. 2026-011) Circular Elevator Style Network-on-Chip (Case No. 2026-012) and Pattern Compilation for Runtime Reconfigurable Arrays (Case No. 2026-013)
Summary: UCLA researchers in the Department of Electrical and Computer Engineering have developed a high-speed runtime reconfigurable processor array (RTRA) that enables on-chip scheduling and rapid multi-program execution with unprecedented energy and area efficiency for dynamic computing workloads. Background: Dynamic digital signal processing...
Published: 12/11/2025
|
Inventor(s):
Dejan Markovic
,
Hong Seok Lee
,
Chenkai Ling
Keywords(s):
computational efficiency
,
computational efficiency and analysis
,
edge computing
,
energy-efficient
,
Hardware
,
high speed
,
large-area arrays
,
low latency computing
,
low-power architecture
,
Microarray
,
Microprocessor
,
processor design
,
programming
,
scalable manufacturing
,
System On A Chip
Category(s):
Electrical > Signal Processing
,
Electrical
,
Electrical > Electronics & Semiconductors
,
Software & Algorithms
,
Electrical > Computing Hardware